Verification Continuum™

# **Synopsys** Identify® Instrumentor for Microsemi Edition User Guide

January 2020

# **SYNOPSYS®**

Synopsys Confidential Information

# **Copyright Notice and Proprietary Information**

© 2020 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

# **Free and Open-Source Licensing Notices**

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

## **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

# **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

# **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at

[http://www.synopsys.com/Company/Pages/Trademarks.aspx.](http://www.synopsys.com/Company/Pages/Trademarks.aspx)

All other product or company names may be trademarks of their respective owners.

# **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. 690 East Middlefield Road Mountain View, CA 94043 www.synopsys.com

January 2020

*Preface*

# **[Contents](#page-6-0)**

## **[Chapter 1: Design Setup](#page-6-0)**



### **[Chapter 2: IICE Configuration](#page-8-0)**



### **[Chapter 3: Using the Instrumentor](#page-26-0)**









# <span id="page-6-0"></span>**CHAPTER 1** Design Setup

After your HDL is successfully created, the instrumentor is used to define the specific signals to be monitored. Saving the instrumented design generates an *instrumentation design constraints* (idc) file and adds constraint files to the HDL source for the instrumented signals and break points. The design is synthesized and then run through the remainder of the process. After the device is programmed with the debuggable design, the debugger is launched to debug the design while it is running in the target system. For information on using the debugger, see the *Debugger User Guide*.

The information required to instrument a design includes references to the HDL design source, the user-selected instrumentation, the settings used to create the Intelligent In-Circuit Emulator (IICE), and other system settings. Additionally, you can save the original design in either an encrypted or non-encrypted format, which is then used to reproduce the exact state of the design.

## <span id="page-6-1"></span>**Instrumenting and Saving a Design**

<span id="page-6-2"></span>After setting up the IICE as described in Chapter 2, *[IICE Configuration](#page-8-1)* and after defining the instrumentation (selecting the signals for sampling, and setting breakpoints) as described in Chapter 3, *[Using the Instrumentor](#page-26-2)*, the design is instrumented and saved. To save your instrumented design, select File->Save All from the main menu.

<span id="page-7-0"></span>Saving a design generates an *instrumentation design constraints* (idc) file and adds compiler pragmas in the form of constraint files to the design RTL for the instrumented signals and break points. This information is then used to incorporate the instrumentation logic (IICE and COMM blocks) into the synthesized netlist.



# <span id="page-8-1"></span><span id="page-8-0"></span>**CHAPTER 2** IICE Configuration

<span id="page-8-2"></span>An important part preparing a design for debugging is setting the parameters for the Intelligent In-Circuit Emulator (IICE) in the instrumentor. The IICE parameters determine the implementation of one or more IICE units and configure the units so that proper communication can be established with the debugger. The IICE parameters common to all IICE units are set in the Instrumentor Preferences dialog box and apply to all IICE units defined for that design; the IICE parameters unique to each IICE definition in a multi-IICE configuration are interactively set on the Edit IICE dialog box tabs.

- [IICE Sampler Tab](#page-15-1) includes sample depth selection and defines the external memory configuration.
- [IICE Clock Tab](#page-17-0) defines the sample clock and clock edge.
- [IICE Controller Tab](#page-19-0) includes complex counter trigger width specification and selection of state machine triggering.
- [IICE Options Tab](#page-23-0) controls trigger-signal export and cross triggering.

This chapter describes how to configure one or more IICE units.

**Note:** IICE configurations set in the instrumentor impact the operations available in the debugger.

# <span id="page-9-0"></span>Multiple IICE Units

Multiple IICE units allow triggering and sampling of signals from different clock domains within a design. Each IICE unit is independent and can have unique IICE parameter settings including sample depth, sampling/triggering options, and sample clock and clock edge. During the subsequent debugging phase, individual or multiple IICE units can be armed.

#### **Adding an IICE Unit**



<span id="page-9-1"></span>The instrumentor graphical window includes an Add IICE icon in the instrumentor menu bar to define an additional IICE unit for the current design. You can also select Instrumentor->IICE->Add IICE from

the menu bar. Either action opens the Add IICE dialog box to allow you to define the type and name of the new IICE unit.



When you click OK, the HDL source code in the RTL window is redisplayed without any signals instrumented, the Instrumentation window is cleared, and the IICE selection reported in the status panel on the left is updated with the name of the IICE unit. When creating a new IICE unit:

- Select Regular (the default) to add a normal IICE unit.
- LO the IICE name is formed by adding an \_*n* suffix to IICE (for example, • Optionally enter a name for the IICE unit in the Name field. By default,  $IICE_0$ ,  $IICE_1$ , etc.).

#### **Deleting an IICE Unit**

To delete an IICE unit from the design, either select Instrumentor->IICE from the top menu bar and select Delete IICE or click on the Delete IICE icon in the instrumentor graphics window.



When more than one IICE unit is defined, select the IICE unit in the Control Panel panel before you select Delete IICE (see [Individual IICE Parameters, on](#page-15-0)  [page 16\)](#page-15-0).

# <span id="page-10-0"></span>Common IICE Parameters

<span id="page-10-1"></span>The IICE parameters common to all IICE units in a multi-IICE configuration include the communication port setting and if the optional skew-free hardware is to be used. The parameters are set on the Instrumentor Preferences dialog box (select Instrumentor->Instrumentor Preferences from the top menu bar).



#### **Instrumentation Preferences**

The Instrumentation Preferences section includes the following check boxes:

- Save original source in instrumentation directory includes the original HDL source with the exported design files when checked.
- Use encryption Encrypts the original source.
- Shrink debugger database when checked, the design database includes only instrumented hierarchies; when left unchecked, the full design database is loaded into the debugger.

#### <span id="page-12-0"></span>**Communication interface**

The Communication interface section includes the following parameters and check boxes:

- Port specifies the type of connection to be used to communicate with the on-chip IICE. The connection types available from the drop-down menu are:
	- builtin indicates that the IICE is connected to the JTAG Tap controller available on the target device.

#### **UJTAG Wrapper Support for Microsemi FPGA Devices**

To debug a design which contains user JTAG interface module, you must use the UJTAG\_WRAPPER module and not the UJTAG module. This is because Identify debugger also uses JTAG ports, so using the UJTAG module for the user JTAG interface module will result in conflicts.

To use the UJTAG\_WRAPPER module and ensure seamless connection between the user JTAG and the Identify debugger JTAG:

- Instantiate UJTAG WRAPPER in the design.
- Make necessary RTL interface connections for TDI, CLK, SHIFT\_EN, CAP, RESET, IR\_REG and TDO ports of user's JTAG interface module with UTDI, UDRCK, UDRSH, UDRCAP, URSTB, UIREG and UTDO ports of UJTAG\_WRAPPER respectively.

There are some restrictions for the UREG connection. Two UJTAG OPCODEs, UIREG[5:1] = 5'b00001 and UIREG[5:1] = 5'b00010 are reserved for use by Identify. Also, UIREG[6] is used by Identify as an enable signal.

- The ujtag wrapper.v file is available in the installation folder <synplify dir>/lib/di/. Add the file to the Synplify Pro project.
- If you want to instrument the design using Identify, then you must add `define IDENTIFY\_DEBUG\_IMPL in the Verilog source file or specify the set\_option in Synplify Pro:

set\_option -hdl\_define -set IDENTIFY\_DEBUG\_IMPL

If you do not perform the steps above, the following message is displayed while saving the instrumentation:

Error: The design contains 1 UJTAG instance (UJTAG\_inst), which would clash with the UJTAG instance in the debug IP core!

To resolve the error:

- Replace UJTAG with UJTAG\_WRAPPER.
- Add the file <synplify\_dir>/lib/di/ujtag\_wrapper.v to your project.
- Type set option -hdl\_define -set IDENTIFY\_DEBUG\_IMPL at the Synplify Tcl prompt if you are going to debug your design using Identify.
	- soft indicates that the Synopsys Tap controller is to be used. The Synopsys FPGA Tap controller is more costly in terms of resources

because it is implemented in user logic and requires four user I/O pins to connect to the communication cable.

- umrbus indicates that the IICE is connected to the target device through the UMRBus.
- Create skew free instrumentation

<span id="page-13-0"></span>The Create skew free instrumentation check box, when checked, incorporates skew-free master/slave hardware to allow the instrumentation logic to operate without requiring an additional global clock buffer resource for the JTAG clock.

When no global clock resources are available for the JTAG clock, this option causes the IICE to be built using skew-free hardware consisting of master-slave flip-flops on the JTAG chain which prevents clock skew from affecting the logic. Enabling this option also causes the instrumentor to NOT explicitly define the JTAG clock as requiring global clock resources.

Insert clock buffer – when using the JTAG interface, enabling the check box automatically inserts two global clock buffers to the debug ip.

#### **General**

The General section includes the following parameters and check boxes:

- Startup Controls a set of start-up radio buttons:
	- Ignore no IICE at startup take no action when opening the instrumentor and there is no IICE defined
	- Warn if no IICE at startup issue a warning when opening the instrumentor and there is no IICE defined
	- Automatically create IICE at startup if none create an IICE when opening the instrumentor and there is no IICE defined
- Display the IICE settings dialog after adding an IICE after creating an IICE (either in the Add IICE dialog box or automatically at startup), display the IICE Settings dialog box.
- Show SRS-only warning at startup when opening the instrumentor, issue a warning if only SRS instrumentation is possible.
- Show notification when SRS instrumentation is possible
- Automatically launch Analyst when SRS instrumentation is possible When opening the instrumentor, automatically launch the HDL Analyst when SRS instrumentation is possible.

# <span id="page-15-0"></span>Individual IICE Parameters



<span id="page-15-2"></span>The individual parameters for each IICE are defined on a series of tabs of the Edit IICE Settings dialog box. Before you display this dialog box, make sure that the name of the target IICE unit appears in the Control Panel tab.



With the target IICE selected, either click the Edit IICE icon in the top menu bar or click the entry for the IICE Type field in the Control Panel to display the Edit IICE Settings dialog box.



## <span id="page-15-1"></span>**IICE Sampler Tab**

<span id="page-15-3"></span>The IICE Sampler tab shown above is the default tab and defines:

- Buffer type
- Sample depth
- Sampling/triggering options

## **Buffer Type**

<span id="page-16-0"></span>The Buffer type parameter specifies the type of RAM to be used to capture the on-chip signal data. The default value is FPGA Memory.

## **Sample Depth**

<span id="page-16-1"></span>The Sample depth parameter specifies the amount of data captured for each sampled signal. Sample depth is limited by the capacity of the FPGAs implementing the design, but must be at least 8 due to the pipelined architecture of the IICE.

Sample depth can be maximized by taking into account the amount of RAM available on the FPGA. As an example, if only a small amount of block RAM is used in the design, then a large amount of signal data can be captured into block RAM. If most of the block RAM is used for the design, then only a small amount is available to be used for signal data. In this case, it may be more advantageous to use logic RAM. The sample depth increases significantly with the deep-trace debug feature.

## **Allow Qualified Sampling**

<span id="page-16-2"></span>The Allow qualified sampling check box, when checked, causes the instrumentor to build an IICE block that is capable or performing qualified sampling. When qualified sampling is enabled, one data value is sampled each time the trigger condition is true. With qualified sampling, you can follow the operation of the design over a longer period of time (for example, you can observe the addresses in a number of bus cycles by sampling only one value for each bus cycle instead of a full trace). Using qualified sampling includes a minimal area and clock-speed penalty. For more information on qualified sampling, see **-qualified\_sampling 0**|**1, on page 60**.

#### **Allow Always-Armed Triggering**

<span id="page-17-1"></span>The Allow always-armed triggering check box, when checked, saves the sample buffer for the most recent trigger and waits for the next trigger or until interrupted. When always-armed sampling is enabled, a snapshot is taken each time the trigger condition becomes true.

With always-armed triggering, you always acquire the data associated with the last trigger condition prior to the interrupt. This mode is helpful when analyzing a design that uses a repeated pattern as a trigger (for example, bus cycles) and then randomly freezes. You can retrieve the data corresponding to the last time the repeated pattern occurred prior to freezing. Using always-armed sampling includes a minimal area and clock-speed penalty.

#### **Allow Data Compression**

The Allow data compression check box, when checked, adds compression logic to the IICE to support sample data compression in the debugger (see *Sampled Data Compression, on page 48* in the *Debugger User Guide*). When unchecked (the default), compression logic is excluded from the IICE, and data compression in the debugger is unavailable. Note that there is a logic data overhead associated with data compression and that the check box should be left unchecked when sample data compression is not to be used.

## <span id="page-17-0"></span>**IICE Clock Tab**

The IICE Clock tab defines the sample clock.



#### <span id="page-18-0"></span>**Sample Clock**

<span id="page-18-1"></span>The Sample clock parameter determines when signal data is captured by the IICE. The sample clock can be any signal in the design that is a single-bit scalar type. Enter the complete hierarchical path of the signal as the parameter value.

Care must be taken when selecting a sample clock because signals are sampled on an edge of the clock. For the sample values to be valid, the signals being sampled must be stable when the specified edge of the sample clock occurs. Usually, the sample clock is either the same clock with which the sampled signals are synchronous or a multiple of that clock; an asynchronous clock can also be selected as sampling clock. The sample clock must use a scalar, global clock resource of the chip and should be the highest clock frequency available in the design. The source of the clock must be the output from a BUFG/IBUFG device.



You can also select the sample clock from the RTL window by right-clicking on the watchpoint icon in the source code display and selecting Sample Clock from the popup menu. The icon for the selected (single-bit) signal changes to a clock face as shown in the following figure.



**Note:** The sample clock edge can only be set from the IICE Clock tab.

#### **Clock Edge**

<span id="page-19-1"></span>The Clock edge radio buttons determine if samples are taken on the rising (positive) or falling (negative) edge of the sample clock. The default is the positive edge.

## <span id="page-19-0"></span>**IICE Controller Tab**

<span id="page-19-3"></span>The IICE Controller tab selects the IICE controller's triggering mode. All of these instrumentation choices have a corresponding effect on the area cost of the IICE.



## **Simple Triggering**

<span id="page-19-4"></span>Simple triggering allows you to combine breakpoints and watchpoints to create a trigger condition for capturing the sample data.

## **Complex-Counter Triggering**

<span id="page-19-2"></span>Complex-counter triggering augments the simple triggering by instrumenting a variable-width counter that can be used to create a more complex trigger function. Use the width setting to control the desired width of the counter.

#### **State-Machine Triggering**

<span id="page-20-1"></span>State-machine triggering allows you to pre-instrument a variable-sized state machine that can be used to specify an ultimately flexible trigger condition. Use Trigger states to customize how many states are available in the state machine. Use Trigger condition to control how many independent trigger conditions can be defined in the state machine. Use Counter width to control the desired width of the counter. For more information on state-machine triggering, see *State Machine Triggering* in the *Debugger User Guide*.

<span id="page-20-2"></span>Setting up an instrumented design to enable advanced triggering is extremely easy. There are two iice controller command options available in the instrumentor that control the extent and cost of the instrumentation:

- **-triggerconditions** *integer* The *integer* argument to this option defines how many trigger conditions are created. The range is from 1 to 16. All these trigger conditions are identical in terms of signals and breakpoints connected to them, but they can be programmed separately in the debugger.
- **-triggerstates** *integer* The *integer* argument to this option defines how many states the trigger state machine will have. The range is 2 to 16; powers of 2 are preferable as other numbers limit functionality and do not provide any cost savings.

Similar to the simple-triggering mode, a counter can be instrumented to augment the functionality of the state machine. To instrument a counter, enter an iice controller -counterwidth option with an argument greater than 0 in the instrumentor console window.

Refer to the following text to determine cost and consequences of these settings in the instrumentor.

#### **Structural Implementation of State Machine Triggering**

<span id="page-20-0"></span>For each trigger condition  $c_i$ , a logic cone is implemented which evaluates the signals and the breakpoints connected to the trigger logic and culminates in a 1-bit result identical to the trigger condition in simple mode. All these 1-bit results are connected to the address inputs of a RAM table.

If a counter has been added to the instrumentation, the counter output is compared to constant 0, and the single-bit output of that comparison is also connected to the address inputs of the same RAM table.

The other address inputs are provided by the state register. The outputs of the RAM table are:

- the next-state value nstate
- the trigger signal trigger (causes the sample buffer to take a snapshot if high)
- the counter-enable signal cnten (if  $\mathcal{L}'$ ), counter is decremented by 1)
- the counter-load signal cntld (if '1', counter is loaded with cntval)
- the counter value cntval (only useful in conjunction with cntld)

The last three outputs are only present if a counter is instrumented. Please also refer to the figure below.



The implementation of the RAM table is identical to the implementation of the sample buffer (that is, the device buffertype setting selects the implementation of both the sample buffer and the state-machine RAM table).

## **Cost Estimation**

The most critical setting with respect to cost is the number of trigger conditions, as each trigger condition results in an additional address bit on the RAM, and thus doubles the size of the RAM table with each bit. Next in

importance is the counter width as this factor contributes directly to RAM table width and is especially significant in the context of FPGA RAM primitives that allow a trade-off of width for depth.

The block RAM on Microsemi SmartFusion2, IGLOO2, and RTG4 devices includes 18k and 1k bits per block and PolarFire devices includes 20k and 768 bits per block. The following table provides some hints for good, trigger state-machine settings for the smaller, 20k-bit, 18k-bit, 1k-bit, and 768-bit devices when using only a single block for the trigger-state machine.









The actual instrumentation, however, is not limited to the values provided, nor is it limited to the use of a single block RAM (for example, it may be advantageous in a particular situation to trade away states for additional trigger conditions or for additional counter width). Any configuration can be automatically implemented, as long as it fits on the device with the remainder of the design.

Although RAM parameters are automatically determined by the instrumentor, this information should be monitored to make sure that no resources are wasted.

## <span id="page-23-0"></span>**IICE Options Tab**

The IICE Options tab configures external triggering to allow a trigger from an external source to be imported and configured as a trigger condition for the active IICE. The external source can be a second IICE located on a different device or external logic on the board rather than the result of an instrumentation.



## **Import External Trigger Signals**

The imported trigger signal includes the same triggering capabilities as the internal trigger sources used with state machines. The adjacent field selects the number of external trigger sources with 0, the default, disabling recognition of any external trigger. Selecting one or more external triggers automatically enables state-machine triggering.

**Note:** When using external triggers, the pin assignments for the corresponding input ports must be defined in the synthesis or place and route tool.

## **Export IICE Trigger Signal**

<span id="page-23-1"></span>The Export IICE trigger signal check box, when checked, causes the master trigger signal of the IICE hardware to be exported to the top-level of the instrumented design.

#### **Allow cross-triggering in IICE**

The Allow cross-triggering in IICE check box, when checked, allows this IICE unit to accept a cross-trigger from another IICE unit. For more information on cross-triggering, see *Cross Triggering, on page 56* in the Debugger User Guide in the *Debugger User Guide*.



# <span id="page-26-2"></span><span id="page-26-0"></span>**CHAPTER 3** Using the Instrumentor

The instrumentor performs the following functions:

- defines the instrumentation for the user's HDL design
- creates the instrumented HDL design
- creates the associated IICE

The remainder of this chapter describes:

- [Instrumentor Windows and Views](#page-26-1)
- [Instrumentation Procedures](#page-32-0)

# <span id="page-26-1"></span>Instrumentor Windows and Views

The Graphical User Interface (GUI) for the instrumentor is divided into five major areas:

- [Control Panel](#page-27-0)
- [Search Panel](#page-28-0)
- [Hierarchy Browser](#page-29-0)
- [Instrumentation Tab](#page-31-0)

User can toggle between the control/search, browser, and view panels from Instrumentor->Windows.



- Control/Search Panel (left) Click to view or hide the Search panel.
- Browser Panel (middle) Click to view or hide the Browser (hierarchy) panel.
- View Panel (right) Click to view or hide the View (RTL, Watchpoints, Breakpoints, and Sampled Signals tabs) panel.
- Show All Panels Click to view all panels.

In this section, each of these areas and their uses is described.

## <span id="page-27-0"></span>**Control Panel**

The Control Panel tab describes the current status of the instrumented design. Note that some entries are dependent on the IICE sampler buffer type selected.



## <span id="page-28-0"></span>**Search Panel**

The Search panel is a general utility to search for signals, breakpoints, and/or instances. The panel includes an area for specifying the objects to find and an area for displaying the results of the search For detailed information on using the Search panel, see [Searching for Design Objects, on page 50.](#page-49-0)



## <span id="page-29-1"></span><span id="page-29-0"></span>**Hierarchy Browser**

The hierarchy browser shows a graphical representation of the design hierarchy. At the top of the browser is the ROOT node. The ROOT node represents the top-level entity or module of your design. For VHDL designs, the first level below the ROOT is the architecture of the top-level entity. The level below the top-level architecture for VHDL designs, or below the ROOT for Verilog designs, shows the entities or modules instantiated at the top level.

represent instantiations, case statements, if statements, functional operators, Double-clicking on an entry opens the entity/module instance so that the hierarchy below that instance can be viewed. Lower levels of the browser and other statements.



Single clicking on any element in the hierarchy browser causes the associated HDL code to be visible in the RTL tab display.

<span id="page-30-1"></span>A popup menu is available in the hierarchy browser to set or clear breakpoints or watchpoints at any level of the hierarchy. Positioning the cursor over an element and clicking the right mouse button displays the following menu.



The selected operation is applied to all breakpoints or signal watchpoints at the selected level of hierarchy. You cannot instrument signals when a sample clock is included in the defined group.

<span id="page-30-0"></span>Black-box modules are represented by a black icon, and their contents can not be instrumented. Also, certain modules cannot be instrumented (see Chapter 4, *[Support for Instrumenting HDL](#page-52-1)*, for a specific description).

## <span id="page-31-0"></span>**Instrumentation Tab**

The Instrumentation tab lists the active watchpoint and breakpoint entries that have been set within the active module or entity. The entries can be modified by selecting the entry and assigning a new value from the popup menu.



# <span id="page-32-0"></span>Instrumentation Procedures

The following sections describe basic instrumentor commands and procedures.

- [Opening Designs, on page 33](#page-32-1)
- [Selecting Signals for Data Sampling, on page 34](#page-33-0)
- [Instrumenting Buses, on page 36](#page-35-0)
- [Partial Instrumentation, on page 38](#page-37-0)
- [Multiplexed Groups, on page 39](#page-38-0)
- [Sampling Signals in a Folded Hierarchy, on page 41](#page-40-0)
- [Instrumenting the Verdi Signal Database, on page 42](#page-41-0)
- [Instrumenting SRS Signals, on page 43](#page-42-0)
- [Selecting Breakpoints, on page 45](#page-44-0)
- [Selecting Breakpoints Residing in Folded Hierarchy, on page 45](#page-44-1)
- [Configuring the IICE, on page 47](#page-46-0)
- [Writing the Instrumented Design, on page 47](#page-46-1)
- [Synthesizing Instrumented Designs, on page 49](#page-48-0)
- [Listing Signals, on page 49](#page-48-1)
- [Searching for Design Objects, on page 50](#page-49-0)
- [Capturing Commands from the Tcl Script Window, on page 52](#page-51-0)

## <span id="page-32-1"></span>**Opening Designs**

To open the instrumentor from the synthesis tool:

- 1. Create an Identify implementation by right clicking on an existing synthesis implementation and selecting New Identify Implementation from the popup menu.
- 2. Set/verify any technology, device mapping, or other pertinent options (see the implementation option descriptions in the *Synopsys FPGA*

*Synthesis*) and click OK. A new, Identify implementation is added to the synthesis tool project view.

Launching the instrumentor displays the design hierarchy and the RTL file content with all the potential instrumentation marked and available for selection.

## <span id="page-33-0"></span>**Selecting Signals for Data Sampling**



<span id="page-33-1"></span>To select a signal to be sampled, simply click on the watchpoint icon next to the signal name on the RTL tab; a popup menu appears that allows the signal to be selected for sampling, triggering, or both.



To control the overhead for the trigger logic, always instrument signals that are not needed for triggering with the Sample only selection (the watchpoint icon is blue for sample-only signals).

Qualified clock signals can be specified as the Sample Clock (see [Sample](#page-18-0)  [Clock, on page 19](#page-18-0)) and bus segments can be individually specified (see [Instrumenting Buses, on page 36](#page-35-0)). In addition, signals specified as Sample and trigger or Sample only can be included in multiplexed groups as described in [Multiplexed Groups, on page 39.](#page-38-0)

When the watchpoint icon is clear (unfilled), the signal has not been instrumented. The colors of the filled icons are described in the following table:



The example below shows signal grant1 being enabled for sample and trigger.



The TCL Script window at the bottom displays the Tcl command that implements the selection (signals add -iice {IICE} -sample -trigger {/beh/arb\_inst/grant1} and the results of executing the command.

```
signals add -iice {IICE} -sample -trigger {/beh/arb_inst/grant1}
added for sampling and triggering to iice: IICE
    Total instrumentation in bits: Sample Only 27, Trigger Only 5, Sample and trigger 13
    Group wise instrumentation in bits:
          Groupdefault: Sample Only 27, Sample and trigger 13
```
<span id="page-34-1"></span>To disable a signal for sampling or triggering, select the signal on the RTL tab and then select Not instrumented from the popup menu; the watchpoint icon will again be clear (unfilled).

**Note:** You can use Find to recursively search for signals and then instrument selected signals directly from the Find dialog box (see [Searching for Design Objects, on page 50\)](#page-49-0).

#### **Restrictions**

<span id="page-34-0"></span>Signals include a watchpoint icon adjacent to the signal name in the instrumentation window to indicate that the signal can be instrumented. The following input and output buffer signals, however, should never be instrumented as they cause an error in the synthesis tool during subsequent mapping:

- Input of IBUF (drives user logic)
- Input of IBUFG (drives user logic)
- Output of OBUF (driven by user logic)
- Output of OBUFT (driven by user logic)

## <span id="page-35-0"></span>**Instrumenting Buses**

<span id="page-35-2"></span>Entire buses, individual bits, or groups of bits of a bus can be individually instrumented.

- [Instrumenting a Partial Bus, on page 36](#page-35-1)
- [Instrumenting Single Bits of a Bus, on page 37](#page-36-1)
- [Instrumenting Non-Contiguous Bits or Bit Ranges, on page 37](#page-36-0)
- [Changing the Instrumentation Type, on page 38](#page-37-1)

#### <span id="page-35-1"></span>**Instrumenting a Partial Bus**

To instrument a sequence (range) of bits of a bus:

1. Place the cursor over a bus that is not fully instrumented and select Add Partial Instrumentation to display the following dialog box.



2. In the dialog box, enter the most- and least-significant bits in the MSB and LSB fields. Note that the bit range specified is contiguous; to instrument non-contiguous bit ranges, see the section, [Instrumenting](#page-36-0)  [Non-Contiguous Bits or Bit Ranges, on page 37.](#page-36-0)

**Note:** When specifying the MSB and LSB values, the index order of the bus must be followed. For example, when defining a partial bus range for bus [63:0] (or "63 downto 0"), the MSB value must be

LO

greater than the LSB value. Similarly, for bus [0:63] (or "0 upto 63"), the MSB value must be less that the LSB value.

3. Select the type of instrumentation for the specified bit range from the radio buttons and click OK.

When you click OK, a large letter "P" is displayed to the left of the bus name in place of the watchpoint icon. The color of this letter indicates if the partial bus is enabled for triggering only (red), for sampling only (blue), or for both sampling and triggering (green).



#### <span id="page-36-1"></span>**Instrumenting Single Bits of a Bus**

To instrument a single bit of a bus, enter the bit value in the MSB field of the Add partial bus dialog box, leave the LSB field blank, and select the instrumentation type from the drop-down menu as previously described.

#### <span id="page-36-0"></span>**Instrumenting Non-Contiguous Bits or Bit Ranges**

To instrument non-contiguous bits or bit ranges:

- 1. Instrument the first bit range or bit as described in one of the two previous sections.
- 2. Re-position the cursor over the bus, click the right mouse button, and again select Add partial instrumentation to redisplay the Add partial bus dialog box. Note that the previously instrumented bit or bit range is now displayed.

```
/beh/blk_xfer_cntrl_inst/adr_o_7_4 ▶
Add Partial Instrumentation...
```
3. Specify the bit or bit range to be instrumented as previously described, select the type of instrumentation from the drop-down menu, and click OK. If the type of instrumentation is different from the existing

instrumentation, the letter "P" will be yellow to indicate a mixture of instrumentation types.

**Note:** Bits cannot overlap groups (a bit cannot be instrumented more than once).

#### <span id="page-37-1"></span>**Changing the Instrumentation Type**

To change the instrumentation type of a partial bus:

- 1. Position the cursor over the bus and click the right mouse button.
- 2. Highlight the bit range or bit to be changed and select the new instrumentation type from the adjacent menu.



**Note:** The above procedure is also used to remove the instrumentation from a bit or bit range by selecting Not instrumented from the menu.

## <span id="page-37-0"></span>**Partial Instrumentation**

<span id="page-37-2"></span>Partial instrumentation allows fields within a record or a structure to be individually instrumented. Selecting a compatible signal for instrumentation, either on the RTL tab or through the Instrumentor Search dialog box, enables the partial instrumentation feature and displays a dialog box where the field name and its type of instrumentation can be entered.

watchpoint (glasses) icon to indicate that portions of the record are instru-When instrumented, the signal is displayed with a P icon in place of the mented. The P icon is the same icon that is used to show partial instrumentation of a bus and uses a similar color coding:

• Green – all fields of the record are instrumented for sample and trigger

- Blue all fields of the record are instrumented for sample only
- Red all fields of the record are instrumented for trigger only
- Yellow not all fields of the record are instrumented the same way

The figure below shows the partial instrumentation icon on signal tt. The yellow color indicates that the individual fields (tt.r2 and tt.c2) are assigned different types of instrumentation.

```
31
32 signal Ptt: matrix_element1;
33 begin
34 P_{\text{tt}} \sim 2 \sim 66 r2;
35 P_{\text{tt}} c2 <= 6de2;
36 Put.ele.r1 \leftarrow 66r137 Ptt.ele.c1 <= 6dc1;
38
```
The Search Panel also uses the partial instrumentation icon to show the state of instrumentation on fields of partially instrumented records (see [Searching](#page-49-0)  [for Design Objects, on page 50](#page-49-0)).

**Note:** Partial instrumentation can only be added to a field or record one slice level down in the signal hierarchy.

## <span id="page-38-0"></span>**Multiplexed Groups**

<span id="page-38-1"></span>Multiplexed groups allow signals to be assigned to logical groups. Using multiplexed groups can substantially reduce the amount of pattern memory required during subsequent debugging when all of instrumented signals are not required to be loaded into memory at the same time.

Only signals or buses that are instrumented as either Sample and Trigger or Sample only can be added to a multiplexed group. To create multiplexed groups, right click on each individual instrumented signal or bus and select Add mux group from the popup menu.



In the Add mux group dialog box displayed, select a corresponding group by checking the group number and then click OK to assign to the signal or bus to that group. A signal can be included in more than one group by checking additional group numbers before clicking OK.



When assigning instrumented signals to groups:

- A maximum of eight groups can be defined; signals can be included in more than one group, but only one group can be active in the debugger at any one time.
- Signals instrumented as Sample Clock or Trigger only cannot be included in multiplexed groups.
- Partial buses cannot be assigned to multiplexed groups.
- The signals group command can be used to assign groups from the console window (see *signals, on page 79* of the *Reference Manual*). Command options allow more than one instrumented signal to be assigned in a single operation and allow the resultant group assignments to be displayed.

For information on using multiplexed groups in the debugger, see *Selecting Multiplexed Instrumentation Sets, on page 44* in the *Debugger User Guide*.

## <span id="page-40-0"></span>**Sampling Signals in a Folded Hierarchy**

<span id="page-40-1"></span>When a design contains entities or modules that are instantiated more than once, it is termed to have a *folded* hierarchy (folded hierarchies also occur when multiple instances are created within a generate loop). By definition, there will be more than one instance of every signal in a folded entity or module. To allow you to instrument a particular instance of a folded signal, the instrumentor automatically recognizes folded hierarchies and presents a choice of all possible instances of each signal within the hierarchy.



<span id="page-40-2"></span>The choices are displayed in terms of an absolute signal path name originating at the top-level entity or module. The list of choices for a particular signal is accessed by clicking the watchpoint icon or corresponding signal.

The example below consists of a top-level entity called two-level and two instances of the repeated\_unit entity. The source code of repeated\_unit is displayed, and the list of instances of the val signal is displayed by clicking on the watchpoint icon or the signal name. Two instances of the signal val are available for sampling:

```
/rtl/cnt_inst0/val
/rtl/cnt_inst1/val
```
Either, or both, of these instances can be selected for sampling by selecting the signal instance and then sliding the cursor over to select the type of sampling to be instrumented for that signal instance.



<span id="page-40-3"></span>The color of the watchpoint icon is determined as follows:

• If no instances of the signal are selected, the watchpoint icon is clear.

- If some, but not all, instances of the signal are defined for sampling, the watchpoint icon is yellow.
- If all instances are defined for sampling, the color of the watchpoint icon is determined by the type of sampling specified (all instances sample only: blue, all instances trigger only: red, all instances sample and trigger: green, all instances in any combination: yellow).

Alternately, any of the instances of a folded signal can be selected or deselected at the instrumentor console window prompt by using the absolute path name of the instance. For example,

signals add /rtl/cnt\_inst1/val

See the *Reference Manual* for more information.

To disable an instance of a signal that is currently defined for sampling, click on the watchpoint icon or signal, select the instance from the list displayed, and select Not instrumented.

For related information on folded hierarchies in the debugger, see *Activating/Deactivating Folded Instrumentation, on page 45* and Displaying Data from Folded Signals, on page 52 in the *Debugger User Guide*.

## <span id="page-41-0"></span>**Instrumenting the Verdi Signal Database**

<span id="page-41-2"></span><span id="page-41-1"></span>The instrumentor can import signals directly from the Verdi platform. After performing behavioral analysis and generating the essential signal database (ESDB), the essential signal list from the Verdi platform is brought directly into the instrumentor where the signals are instrumented. To bring in the essential signal list:

- 1. Load the project into the instrumentor.
- 2. Parse the essential signal list from the ESDB using the command:

#### **verdi getsignals** *ESDBpath*

In the above syntax, *ESDBpath* is the location where es.esdb++ is installed. For example:

LO verdi getsignals *path*/es

3. Instrument the essential signal list using the command:

#### **verdi instrument**

The signals are automatically instrumented as sample and trigger.

- 4. Instrument the sample clock (a sample clock is required by the instrumentor).
- 5. Configure the IICE and instrument the design.

The instrumented design is then synthesized, placed and routed, and programmed into the FPGA. The debugger samples the data and generates the fast signal database (FSDB) which is then displayed in the Verdi nWave viewer. For more information on the fast signal database and using the Verdi nWave viewer, see Generating the Fast Signal Database, on page 78 in the *Debugger User Guide*.

#### **Limitation**

The instrumentation of all signals in the essential signal database may not be possible due to changes in the original signal names during optimization by the synthesis tool or differences in the signal naming conventions between the instrumentor and Verdi tools.

## <span id="page-42-0"></span>**Instrumenting SRS Signals**

In addition to the methods described in the previous sections, signals can be instrumented directly within the HDL Analyst (SRS file) outside of the instrumentor. This methodology facilitates updates to a previous instrumentation and also allows signals within a parameterized module, which were previously unavailable for instrumentation, to be successfully instrumented. This technique is referred to as "post-compile instrumentation." To instrument a signal using this technique:

- 1. Save the instrumented design in the synthesis tool to create the IDC file.
- 2. Open the RTL view (SRS file) by clicking the SRS instrumentation view icon.
- 3. In the schematic view, highlight the net of the signal to be instrumented.
- 4. With the net highlighted, click the right mouse button, select Instrumentor from the popup menu, and select the type of instrumentation to be applied.



When selected, the instrumentation is automatically applied to the open instrumentor view.

5. Save the updated instrumentation and rerun compilation.

When you open the debugger, an SRS entry is included in the hierarchy browser; selecting this entry displays the additional signal or signals added to the instrumentation. Selecting a signal in the instrumentation window brings up the Watchpoint Setup dialog box to allow a trigger expression to be assigned to the defined signal.



Note that trigger expressions on signals added to the instrumentation must use the VHDL style format.

## <span id="page-44-0"></span>**Selecting Breakpoints**

<span id="page-44-3"></span>Breakpoints are used to trigger data sampling. Only the breakpoints that are instrumented in the instrumentor can be enabled as triggers in the debugger. To instrument a breakpoint in the instrumentor, simply click on the circular icon to the left of the line number. The color of the

icon changes to green when enabled.



Once a breakpoint is instrumented, the instrumentor creates trigger logic that becomes active when the code region in which the breakpoint resides is active.

In the above example, the code region of the instrumented breakpoint is active if the variable current\_state is state zero (s\_ZERO) and the signal clr is not '0' when the clock event occurs.

## <span id="page-44-1"></span>**Selecting Breakpoints Residing in Folded Hierarchy**

<span id="page-44-2"></span>If a design contains entities or modules that are instantiated more than once, the design is termed to have *folded* hierarchy. By definition, there will be more than one instance of every breakpoint in a folded entity or module. To allow you to instrument a particular instance of a folded breakpoint, the instrumentor automatically detects folded hierarchy and presents a choice of all possible instances of each breakpoint.

The choices are displayed in terms of an absolute breakpoint path name originating at the top-level entity or module. The list of choices for a particular breakpoint is accessed by clicking on the breakpoint icon to the left of the line number.

The example below consists of a top-level entity called top and two instances of the repeated\_unit entity. The source code of repeated\_unit is displayed; the list of instances of the breakpoint on line 100 is displayed by clicking on the breakpoint icon next to the line number. As shown in the following figure, three instances of the breakpoint are available for sampling.

Any or all of these breakpoints can be selected by clicking on the corresponding line entry in the list displayed.



<span id="page-45-0"></span>The color of the breakpoint icon is determined as follows:

- If no instances of the breakpoint are selected, the icon is clear in color.
- If some, but not all, instances of the breakpoint are selected, the icon is yellow.
- If all instances are selected, the icon is green.

Alternatively, any of the instances of a folded breakpoint can be selected or deselected at the instrumentor console window prompt by using the absolute path name of the instance. For example,

```
breakpoints add
   /rtl/inst0/rtl/process_18/if_20/if_23/repeated_unit.vhd:24
```
See the *Reference Manual* for more information.

 $\mathbf{L}$ The lines in the list of breakpoint instances act to toggle the selection of an instance of the breakpoint. To disable an instance of a breakpoint that has been previously selected, simply select the appropriate line in the list box.

## <span id="page-46-0"></span>**Configuring the IICE**



<span id="page-46-3"></span>If the IICE configuration parameters for the active IICE need to be changed, use the Edit IICE icon to change them. [Chapter 2,](#page-8-1) *IICE [Configuration](#page-8-1)*, discusses how to set these parameters for both singleand multi-IICE configurations.

## <span id="page-46-1"></span>**Writing the Instrumented Design**

<span id="page-46-2"></span>To create the instrumented design, you must first complete the following steps:

- 1. Specify IICE parameters
- 2. Select signals to sample
- 3. Select breakpoints to instrument
- 4. Optionally include the original HDL source

Note that top-level ports cannot be incrementally instrumented.

To include the original HDL source with the exported design files, open the Instrumentor Preferences dialog box and enable the Save original source in instrumentation directory check box. If the original source is to be encrypted, additionally check the Use encryption check box.



Finally, select File->Save All from the main synthesis tool menu to capture your instrumentation. Saving a project's instrumentation generates an *instrumentation design constraints* (idc) file and adds compiler pragmas in the form of constraint files to the design RTL for the instrumented signals and break points. This information is then used by the synthesis tool to incorporate the instrumentation logic (IICE and COMM blocks) into the synthesized netlist. If you are including an encrypted HDL source (Use encryption box checked), you are first prompted to supply a password for the encryption.

#### **Including Original HDL Source**

<span id="page-47-0"></span>Including the original HDL source with the instrumented project simplifies design transfer when instrumentation and debugging are performed on separate machines and is especially useful when a design is being debugged on a system that does not have access to the original sources.

tion directory check box in the Instrumentor Preferences dialog box (select Instru-To include the original HDL source, select the Save original source in instrumentamentor->Instrumentor Preferences from the main menu to display the dialog box) before you save and instrument your project.

<span id="page-48-3"></span>When the Use encryption check box is additionally selected, the original sources are encrypted when they are written. The encryption is based on a password that is requested when you write out the instrumented project. Encryption allows you to debug on a machine that you feel would not be sufficiently secure to store your sources. After you export the files to the unsecure machine, you are prompted to reenter the encryption password when you open the design in the debugger. The decrypted files are never written to the unsecure machine's hard disk.

For maximum security when selecting an encryption password:

- use spaces to create phrases of four or more words (multiple words defeat dictionary-type matching)
- include numbers, punctuation marks, and spaces
- make passwords greater than 16 characters in length

**Note:** Passwords are the user's responsibility; Synopsys cannot recover a lost or forgotten password.

## <span id="page-48-0"></span>**Synthesizing Instrumented Designs**

<span id="page-48-2"></span>When you save your instrumentation, the synthesis tool creates the set of files and subdirectories required by the debugger. These files and subdirectories are then exported from the database to an external directory location. This location can be local to your system (when running the debugger on the same machine) or the exported directory can be copied to a remote system using tar or file transfer protocol (FTP).

## <span id="page-48-1"></span>**Listing Signals**

The instrumentor includes a set of menu commands and, in most cases, icons for listing watchpoint and breakpoint conditions.

#### **List Instrumented Signals**



<span id="page-49-3"></span>To view all of the signals currently instrumented in the entire design, select Instrumentor->Instrumentor Search from the top menu bar to display the Instrumentor Search dialog box and then click the Search for

instrumented signals icon in the Quick Search area in the upper left corner. The result of listing the signals is displayed in the Instrument Search dialog box.

#### **List Signals Available for Instrumentation**



<span id="page-49-4"></span>To see only the signals in the design available for instrumentation, click the Search non-instrumented signals icon.

#### **List Instrumented Breakpoints**



<span id="page-49-2"></span>To list all of the breakpoints that have been instrumented, click the Search instrumented breakpoints icon.

#### **List Breakpoints Available for Instrumentation**



<span id="page-49-1"></span>To list all of the breakpoints that are available for instrumentation, click the Search non-instrumented breakpoints icon.

## <span id="page-49-0"></span>**Searching for Design Objects**

The Search panel is a general utility to search for signals, breakpoints, and/or instances. The panel includes an area for specifying the objects to find and an area for displaying the results of the search.



The search criteria in the upper section of the panel includes these options:

- Quick icons presets the conditions for instrumented or non-instrumented watchpoints or breakpoints (see [Listing Signals, on page 49\)](#page-48-1).
- Status: specifies the status of the object to be found from the drop-down menu. The values can be instrumented, sample trigger, sample\_only, trigger only, not-instrumented, or "\*" (any). The default is "\*" (any).
- Object: specifies the type of object to search for from the drop-down menu: breakpoint, signal, instance, or "\*" (any). The default is "\*" (any).
- Name: specifies a name, or partial name to search for in the design. Wild cards are allowed in the name. The default is "\*" (any).
- Root: specifies the location in the design hierarchy to begin the recursive search. Root  $($ "/") is the default setting.
- Depth: specifies the depth of the sample buffer to be searched.
- Results increment: adds *results increment* items to the displayed list. Click the View more search results button to the right of the search button to list more results.
- Sync Root: When checked, synchronizes the root of the search path to the currently selected root in the hierarchy browser on the right.

The search results in the lower section of the panel show each object found along with its hierarchical location. In addition, for breakpoints and signals, the results section includes the corresponding icon (watchpoint or breakpoint) that indicates the instrumentation status of the qualified signal or breakpoint.

The results area at the bottom of the Search panel is interactive. To change the instrumentation status of a signal, click directly on the watchpoint icon and select the instrumentation type from the popup menu. You can use the Ctrl and Shift keys to select multiple signals and then apply the change to all of the selected signals. To toggle the instrumentation status of a breakpoint, click the breakpoint icon. You also can use the Ctrl and Shift keys to select multiple breakpoints and then apply the change to all selected breakpoints from the popup menu.

## <span id="page-51-0"></span>**Capturing Commands from the Tcl Script Window**

<span id="page-51-1"></span>To capture all text written to the console window, use the log console command (see the *Reference Manual*). To capture all commands executed in the console window use the transcript command (see the *Reference Manual*). To clear the text from the console window, use the clear command.



### <span id="page-52-1"></span>**CHAPTER 4**

# <span id="page-52-0"></span>Support for Instrumenting HDL

<span id="page-52-2"></span>The debug environment fully supports the synthesizable subset of both Verilog and VHDL design languages. Designs that contain a mixture of VHDL and Verilog can be debugged – the software reads in your design files in either language.

There are some limitations on which parts of a design can be instrumented by the instrumentor. However, in all cases you can always instrument all other parts of your design.

The instrumentation limitations are usually related to language features. These limitations are described in this chapter.

- [VHDL Instrumentation Limitations, on page 54](#page-53-0)
- [Verilog Instrumentation Limitations, on page 56](#page-55-0)
- [SystemVerilog Instrumentation Limitations, on page 59](#page-58-0)
- [No DRC Check for Technology-Specific Primitive Instances, on page 63](#page-62-0)

# <span id="page-53-0"></span>VHDL Instrumentation Limitations

<span id="page-53-1"></span>The synthesizable subsets of VHDL IIEEE 1076-1993 and IEEE 1076-1987 are supported in the current release of the debugger.

#### **Design Hierarchy**

Entities that are instantiated more than once are supported for instrumentation with the exception that signals that have type characteristics specified by unique generic parameters cannot be instrumented.

#### **Subprograms**

Subprograms such as VHDL procedures and functions cannot be instrumented. Signals and breakpoints within these specific subprograms cannot be selected for instrumentation.

#### **Loops**

Breakpoints within loops cannot be instrumented.

#### **Generics**

VHDL generic parameters are fully supported as long as the generic parameter values for the entire design are identical during both instrumentation and synthesis.

#### **Transient Variables**

Transient variables defined locally in VHDL processes cannot be instrumented.

#### **Scalar Signal Syntax**

The values of scalar signals of type std\_logic must be enclosed in single quotes in both the GUI and the shell as shown in the following command:

```
watch enable -iice IICE -condition 0 /my_signal {'0'}
```
Entering a scalar signal either without quotes or in double quotes results in an error. Conversely, a vector signal must be entered without quotes as shown in the following command:

```
watch enable -iice IICE -condition 0 /my_bus {1010}
```
#### **Breakpoints and Flip-flop Inferencing**

Breakpoints inside flip-flop inferring processes can only be instrumented if they follow the coding styles outlined below:

For flip-flops with asynchronous reset:

```
process(clk, reset, ...) begin
   if reset = '0' then
      reset_statements;
   elsif clk'event and clk = '1' then
      synchronous_assignments;
   end if;
end process;
```
For flip-flops with synchronous reset or without reset:

```
process(clk, ...) begin
   if clk'event and clk = '1' then
      synchronous_assignments;
   end if;
end process;
```
Or:

```
process begin
   wait until clk'event and clk = '1'
      synchronous_assignments;
end process;
```
The reset polarity and clock-edge specifications above are only exemplary. The debug software has no restrictions with respect to the polarity of reset and clock. A coding style that uses wait statements must have only one wait statement and it must be at the top of the process.

Using any other coding style for flip-flop inferring processes will have the effect that no breakpoints can be instrumented inside the corresponding process. During design compilation, the instrumentor issues a warning when the code cannot be instrumented.

# <span id="page-55-0"></span>Verilog Instrumentation Limitations

<span id="page-55-1"></span>The synthesizable subsets of Verilog HDL IEEE 1364-1995 and 1364-2001 are supported.

#### **Subprograms**

Subprograms such as Verilog functions and tasks cannot be instrumented. Signals and breakpoints within these specific subprograms cannot be selected for instrumentation.

#### **Loops**

Breakpoints within loops cannot be instrumented.

#### **Parameters**

Verilog HDL parameters are fully supported. However, the values of all the parameters throughout the entire design must be identical during instrumentation and synthesis.

#### **Locally Declared Registers**

Registers declared locally inside a named begin block cannot be instrumented and will not be offered for instrumentation. Only registers declared in the module scope and wires can be instrumented.

#### **Verilog Include Files**

There are no limitations on the instrumentation of 'include files that are referenced only once. When an 'include file is referenced multiple times as shown in the following example, the following limitations apply:

- If the keyword module or endmodule, or if the closing ')' of the module port list is located inside a multiply-included file, no constructs inside the corresponding module or its submodules can be instrumented.
- multiply-included file, no breakpoints inside the corresponding always • If significant portions of the body of an always block are located inside a block can be instrumented.

If either situation is detected during design compilation, the instrumentor issues an appropriate warning message.

As an example, consider the following three files:

#### **adder.v File**

```
module adder (cout, sum, a, b, cin);
parameter size = 1; 
output cout;
output [size-1:0] sum; 
input cin;
input [size-1:0] a, b; 
assign {cout, sum} = a + b + cin;
endmodule
```
#### **adder8.v File**

#### **`include "adder.v"**

```
module adder8 (cout, sum, a, b, cin);
output cout;
parameter my size = 8;output [my_size - 1: 0] sum;
input [my_size - 1: 0] a, b;
input cin;
adder #(my_size) my_adder (cout, sum, a, b, cin);
endmodule
```
#### **adder16.v File**

```
`include "adder.v"
module adder16 (cout, sum, a, b, cin);
output cout;
parameter my_size = 16; 
output [my_size - 1: 0] sum;
input [my_size - 1: 0] a, b;
input cin;
adder \#(my size) my adder (cout, sum, a, b, cin);
endmodule
```
There is a workaround for this problem. Make a copy of the include file and change one particular include statement to refer to the copy. Signals and breakpoints that originate from the copied include file can now be instrumented.

#### **Macro Definitions**

The code inside macro definitions cannot be instrumented. If a macro definition contains important parts of some instrumentable code, that code also cannot be instrumented. For example, if a macro definition includes the case keyword and the controlling expression of a case statement, the case statement cannot be instrumented.

### **Always Blocks**

Breakpoints inside a synchronous flip-flop inferring an always block can only be instrumented if the always block follows the coding styles outlined below:

For flip-flops with asynchronous reset:

```
always @(posedge clk or negedge reset) begin
   if(!reset) begin
     reset_statements;
      end
   else begin
      synchronous_assignments;
   end;
end;
```
For flip-flops with synchronous reset or without reset:

```
always @(posedge clk) begin
   synchronous_assignments;
end process;
```
The reset polarity and clock-edge specifications and the use of begin blocks above are only exemplary. The instrumentor has no restrictions with respect to these other than required by the language.

For other coding styles, the instrumentor issues a warning that the code is not instrumentable.

# <span id="page-58-0"></span>SystemVerilog Instrumentation Limitations

<span id="page-58-1"></span>The synthesizable subsets of Verilog HDL IEEE 1364-2005 (SystemVerilog) are supported with the following exceptions.

## **Typedefs**

You can create your own names for type definitions that you use frequently in your code. SystemVerilog adds the ability to define new net and variable user-defined names for existing types using the typedef keyword. Only typedefs of supported types are supported.

## **Struct Construct**

A structure data type represents collections of data types. These data types can be either standard data types (such as int, logic, or bit) or, they can be user-defined types (using SystemVerilog typedef). Signals of type structure can only be sampled and cannot be used for triggering; individual elements of a structure cannot be instrumented, and it is only possible to instrument (sample only) an entire structure. The following code segment illustrates these limitations:



In the above code segment, port signal sig\_oport\_P\_Struc\_data is a packed structure consisting of two elements (up\_nibble and lo\_nibble) which are of a user-defined datatype. As elements of a structure, these elements cannot be instrumented. The signal sig\_oport\_P\_Struc\_data can be instrumented for sampling, but cannot be used for triggering (setting a watch point on the signal is not allowed). If this signal is instrumented for sample and trigger, the instrumentor allows only sampling and ignores triggering.

#### **Union Construct**

A union is a collection of different data types similar to a structure with the exception that members of the union share the same memory location. Trigger-expression settings for unions are either in the form of serialized bit vectors or hex/integers with the trigger bit width representing the maximum available bit width among all the union members. Trigger expressions using enum are not possible.

The example below shows an acceptable sample code segment for a packed union; the trigger expression for union d1 can be defined as:

```
typedef union packed {
   shortint u1;
   logic signed [2:1][1:2][4:1] u2;
      struct packed {
         bit signed [1:2][1:2][2:1] st1;
         struct packed {
            byte unsigned st2;
         } u3 int;
      } u3;
      logic [1:2][0:7] u4;
      bit [1:16] u5;
} union_dt;
module top (
   input logic clk,
   input logic rst, 
   input union_dt d1,
   output union_dt q1,
   ...
```
The maximum bit width of all elements is 16 which requires a serialized 16-bit vector to define the trigger. For example, to set st1 (2x2x2x1bit):

st1[1][1][2]=0 st1[1][1][1]=0 st1[1][2][2]=1 st1[1][2][1]=1 st1[2][1][2]=0 st1[2][1][1]=1 st1[2][2][2]=1 st1[2][2][1]=0

Similarly, to set st2:

(unsigned int) 200 = (bin) 11001000

The trigger expression is defined as:

16b' 00110110 11001000 | st1 | st2 |

#### **Arrays**

Partial instrumentation of multi-dimensional arrays and multi-dimensional arrays of struct and unions are not permitted.

#### **Interface**

Interface and interface items are not supported for instrumentation and cannot be used for sampling or triggering. The following code segment illustrates this limitation:

```
interface ff_if (input logic clk, input logic rst, 
    input logic din, output logic dout);
modport write (input clk, input rst, input din, output dout);
endinterface: ff_if
module top (input logic clk, input logic rst, 
    input logic din, output logic dout) ;
   ff if ff if top(.clk(clk), .rst(rst), .*);
    sff UUT (.ff_if_0(ff_if_top.write));
endmodule
```
In the above code segment, the interface instantiation of interface ff if is ff\_if\_top which cannot be instrumented. Similarly, interface item modport write cannot be instrumented.

#### **Port Connections for Interfaces and Variables**

Instrumentation of named port connections on instantiations to implicitly instantiate ports is not supported.

#### **Packages**

Packages permit the sharing of language-defined data types, typedef user-defined types, parameters, constants, function definitions, and task definitions among one or more compilation units, modules, or interfaces. Instrumentation within a package is not supported.

#### **Concatenation Syntax**

The concatenation syntax on an array watchpoint signal is not accepted by the debugger. To illustrate, consider a signal declared as:

bit [3:0] sig\_bit\_type;

To set a watchpoint on this signal, the accepted syntax in the debugger is:

watch enable –iice IICE {/sig\_bit\_type} {4'b1001}

The 4-bit vector cannot be divided into smaller vectors and concatenated (as accepted in SystemVerilog). For example, the below syntax is not accepted:

watch enable -iice IICE  $\{ /sig\_bit\_type \}$   $\{ \{ 2'b10, 2'b01 \} \}$ 

# <span id="page-62-0"></span>No DRC Check for Technology-Specific Primitive Instances

If instantiated technology-specific primitives have instrumented ports or signals, the tool adds a fanout to that port or signal and does not run DRC (design rule check) for that technology. This may result in a rule violation and a consequent error during synthesis, placement, or routing. Avoid the error by ensuring that the design is instrumented in accordance with the DRC rules for that technology.

# Index

# **A**

always-armed triggering [18](#page-17-1)

## **B**

black boxes [31](#page-30-0) breakpoint icon color coding [46](#page-45-0) breakpoints in folded hierarchy [45](#page-44-2) instance selection [46](#page-45-0) listing available [50](#page-49-1) listing instrumented [50](#page-49-2) selecting [45](#page-44-3) buffers instrumenting restrictions [35](#page-34-0) buses instrumenting partial [36](#page-35-2)

# **C**

clocks edge selection [20](#page-19-1) sample [19](#page-18-1) complex triggering [20](#page-19-2) Configure IICE dialog box [10](#page-9-1), [16](#page-15-2) IICE Controller tab [20](#page-19-3) IICE Sampler tab [16](#page-15-3) console window operations [52](#page-51-1)

## **D**

designs writing instrumented [47](#page-46-2) dialog boxes Configure IICE [10](#page-9-1), [16](#page-15-2) directories instrumentation [49](#page-48-2)

### **E**

encrypting source files [49](#page-48-3) essential signal database [42](#page-41-1)

## **F**

files encrypting source [49](#page-48-3) IICE core [49](#page-48-2) project [8](#page-7-0) folded hierarchy [41](#page-40-1)

## **H**

hardware skew-free [14](#page-13-0) HDL source including in project [48](#page-47-0) hierarchy folded [41](#page-40-1) hierarchy browser popup menu [31](#page-30-1) hierarchy browser window [30](#page-29-1)

## **I**

IICE configuration [9](#page-8-2) IICE Controller tab [20](#page-19-3) IICE parameters buffer type [17](#page-16-0) common [11](#page-10-1) individual [10](#page-9-1), [16](#page-15-2) JTAG port [13](#page-12-0) IICE Sampler tab [16](#page-15-3) IICE settings sample clock [19](#page-18-1) sample depth [17](#page-16-1) instrumentation

partial records [38](#page-37-2) instrumentation directory [49](#page-48-2) instrumenting partial buses [36](#page-35-2)

## **J**

JTAG port IICE parameter [13](#page-12-0)

## **L**

limitations Verilog instrumentation [56](#page-55-1), [59](#page-58-1) VHDL instrumentation [54](#page-53-1)

## **M**

mixed language considerations [53](#page-52-2) multi-IICE tabs [10](#page-9-1), [16](#page-15-2) multiplexed groups assigning [39](#page-38-1)

## **O**

original source including [48](#page-47-0)

## **P**

parameters IICE [9](#page-8-2) IICE common [11](#page-10-1) partial buses instrumenting [36](#page-35-2) passwords encryption/decryption [49](#page-48-3) project files [8](#page-7-0) projects instrumenting [7](#page-6-2)

## **Q**

qualified sampling [17](#page-16-2)

## **R**

RAM resources [17](#page-16-0)

records partially instrumented [38](#page-37-2) restrictions instrumenting buffers [35](#page-34-0)

## **S**

sample clock [19](#page-18-1) sampling in folded hierarchy [41](#page-40-1) qualified [17](#page-16-2) sampling signals [34](#page-33-1), [41](#page-40-2), [45](#page-44-3), [47](#page-46-3), [50](#page-49-3) settings sample clock [19](#page-18-1) sample depth [17](#page-16-1) signals disabling sampling [35](#page-34-1) exporting trigger [24](#page-23-1) instance selection [41](#page-40-3) listing available [50](#page-49-4) listing instrumented [50](#page-49-3) sampling selection [34](#page-33-1), [41](#page-40-2), [45](#page-44-3), [47](#page-46-3), [50](#page-49-3) simple triggering [20](#page-19-4) skew-free hardware [14](#page-13-0) source files encrypting [49](#page-48-3) state machines triggering [21](#page-20-0) state-machine triggering [21](#page-20-1) synthesizing designs [49](#page-48-2)

## **T**

trigger signal exporting [24](#page-23-1) triggering advance mode [21](#page-20-2) always-armed [18](#page-17-1) complex [20](#page-19-2) simple [20](#page-19-4) state machine [21](#page-20-1)

#### **V**

Verdi platform [42](#page-41-2) Verilog instrumentation limitations [56](#page-55-1), [59](#page-58-1)

© 2020 Synopsys, Inc. The Contract of Contract of Contract of Microsemi Edition User Guide 66 Synopsys Confidential Information January 2020 VHDL instrumentation limitations [54](#page-53-1)

## **W**

watch icon color coding [41](#page-40-3) windows hierarchy browser [30](#page-29-1) *Index*